summaryrefslogtreecommitdiff
path: root/arch/mips/include/asm/r4kcache.h
blob: 54ea47da59a120ba4350666eab4381b5776a7e47 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Inline assembly cache operations.
 *
 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
 * Copyright (C) 1997 - 2002 Ralf Baechle (ralf@gnu.org)
 * Copyright (C) 2004 Ralf Baechle (ralf@linux-mips.org)
 */
#ifndef _ASM_R4KCACHE_H
#define _ASM_R4KCACHE_H

#include <asm/asm.h>
#include <asm/cacheops.h>
#include <asm/cpu-features.h>
#include <asm/mipsmtregs.h>

/*
 * This macro return a properly sign-extended address suitable as base address
 * for indexed cache operations.  Two issues here:
 *
 *  - The MIPS32 and MIPS64 specs permit an implementation to directly derive
 *    the index bits from the virtual address.  This breaks with tradition
 *    set by the R4000.  To keep unpleasant surprises from happening we pick
 *    an address in KSEG0 / CKSEG0.
 *  - We need a properly sign extended address for 64-bit code.  To get away
 *    without ifdefs we let the compiler do it by a type cast.
 */
#define INDEX_BASE	CKSEG0

#define cache_op(op,addr)						\
	__asm__ __volatile__(						\
	"	.set	push					\n"	\
	"	.set	noreorder				\n"	\
	"	.set	mips3\n\t				\n"	\
	"	cache	%0, %1					\n"	\
	"	.set	pop					\n"	\
	:								\
	: "i" (op), "R" (*(unsigned char *)(addr)))

#ifdef CONFIG_MIPS_MT
/*
 * Temporary hacks for SMTC debug. Optionally force single-threaded
 * execution during I-cache flushes.
 */

#define PROTECT_CACHE_FLUSHES 1

#ifdef PROTECT_CACHE_FLUSHES

extern int mt_protiflush;
extern int mt_protdflush;
extern void mt_cflush_lockdown(void);
extern void mt_cflush_release(void);

#define BEGIN_MT_IPROT \
	unsigned long flags = 0;			\
	unsigned long mtflags = 0;			\
	if(mt_protiflush) {				\
		local_irq_save(flags);			\
		ehb();					\
		mtflags = dvpe();			\
		mt_cflush_lockdown();			\
	}

#define END_MT_IPROT \
	if(mt_protiflush) {				\
		mt_cflush_release();			\
		evpe(mtflags);				\
		local_irq_restore(flags);		\
	}

#define BEGIN_MT_DPROT \
	unsigned long flags = 0;			\
	unsigned long mtflags = 0;			\
	if(mt_protdflush) {				\
		local_irq_save(flags);			\
		ehb();					\
		mtflags = dvpe();			\
		mt_cflush_lockdown();			\
	}

#define END_MT_DPROT \
	if(mt_protdflush) {				\
		mt_cflush_release();			\
		evpe(mtflags);				\
		local_irq_restore(flags);		\
	}

#else

#define BEGIN_MT_IPROT
#define BEGIN_MT_DPROT
#define END_MT_IPROT
#define END_MT_DPROT

#endif /* PROTECT_CACHE_FLUSHES */

#define __iflush_prologue						\
	unsigned long redundance;					\
	extern int mt_n_iflushes;					\
	BEGIN_MT_IPROT							\
	for (redundance = 0; redundance < mt_n_iflushes; redundance++) {

#define __iflush_epilogue						\
	END_MT_IPROT							\
	}

#define __dflush_prologue						\
	unsigned long redundance;					\
	extern int mt_n_dflushes;					\
	BEGIN_MT_DPROT							\
	for (redundance = 0; redundance < mt_n_dflushes; redundance++) {

#define __dflush_epilogue \
	END_MT_DPROT	 \
	}

#define __inv_dflush_prologue __dflush_prologue
#define __inv_dflush_epilogue __dflush_epilogue
#define __sflush_prologue {
#define __sflush_epilogue }
#define __inv_sflush_prologue __sflush_prologue
#define __inv_sflush_epilogue __sflush_epilogue

#else /* CONFIG_MIPS_MT */

#define __iflush_prologue {
#define __iflush_epilogue }
#define __dflush_prologue {
#define __dflush_epilogue }
#define __inv_dflush_prologue {
#define __inv_dflush_epilogue }
#define __sflush_prologue {
#define __sflush_epilogue }
#define __inv_sflush_prologue {
#define __inv_sflush_epilogue }

#endif /* CONFIG_MIPS_MT */

static inline void flush_icache_line_indexed(unsigned long addr)
{
	__iflush_prologue
	cache_op(Index_Invalidate_I, addr);
	__iflush_epilogue
}

static inline void flush_dcache_line_indexed(unsigned long addr)
{
	__dflush_prologue
	cache_op(Index_Writeback_Inv_D, addr);
	__dflush_epilogue
}

static inline void flush_scache_line_indexed(unsigned long addr)
{
	cache_op(Index_Writeback_Inv_SD, addr);
}

static inline void flush_icache_line(unsigned long addr)
{
	__iflush_prologue
	cache_op(Hit_Invalidate_I, addr);
	__iflush_epilogue
}

static inline void flush_dcache_line(unsigned long addr)
{
	__dflush_prologue
	cache_op(Hit_Writeback_Inv_D, addr);
	__dflush_epilogue
}

static inline void invalidate_dcache_line(unsigned long addr)
{
	__dflush_prologue
	cache_op(Hit_Invalidate_D, addr);
	__dflush_epilogue
}

static inline void invalidate_scache_line(unsigned long addr)
{
	cache_op(Hit_Invalidate_SD, addr);
}

static inline void flush_scache_line(unsigned long addr)
{
	cache_op(Hit_Writeback_Inv_SD, addr);
}

#define protected_cache_op(op,addr)				\
	__asm__ __volatile__(					\
	"	.set	push			\n"		\
	"	.set	noreorder		\n"		\
	"	.set	mips3			\n"		\
	"1:	cache	%0, (%1)		\n"		\
	"2:	.set	pop			\n"		\
	"	.section __ex_table,\"a\"	\n"		\
	"	"STR(PTR)" 1b, 2b		\n"		\
	"	.previous"					\
	:							\
	: "i" (op), "r" (addr))

/*
 * The next two are for badland addresses like signal trampolines.
 */
static inline void protected_flush_icache_line(unsigned long addr)
{
	protected_cache_op(Hit_Invalidate_I, addr);
}

/*
 * R10000 / R12000 hazard - these processors don't support the Hit_Writeback_D
 * cacheop so we use Hit_Writeback_Inv_D which is supported by all R4000-style
 * caches.  We're talking about one cacheline unnecessarily getting invalidated
 * here so the penalty isn't overly hard.
 */
static inline void protected_writeback_dcache_line(unsigned long addr)
{
	protected_cache_op(Hit_Writeback_Inv_D, addr);
}

static inline void protected_writeback_scache_line(unsigned long addr)
{
	protected_cache_op(Hit_Writeback_Inv_SD, addr);
}

/*
 * This one is RM7000-specific
 */
static inline void invalidate_tcache_page(unsigned long addr)
{
	cache_op(Page_Invalidate_T, addr);
}

#define cache16_unroll32(base,op)					\
	__asm__ __volatile__(						\
	"	.set push					\n"	\
	"	.set noreorder					\n"	\
	"	.set mips3					\n"	\
	"	cache %1, 0x000(%0); cache %1, 0x010(%0)	\n"	\
	"	cache %1, 0x020(%0); cache %1, 0x030(%0)	\n"	\
	"	cache %1, 0x040(%0); cache %1, 0x050(%0)	\n"	\
	"	cache %1, 0x060(%0); cache %1, 0x070(%0)	\n"	\
	"	cache %1, 0x080(%0); cache %1, 0x090(%0)	\n"	\
	"	cache %1, 0x0a0(%0); cache %1, 0x0b0(%0)	\n"	\
	"	cache %1, 0x0c0(%0); cache %1, 0x0d0(%0)	\n"	\
	"	cache %1, 0x0e0(%0); cache %1, 0x0f0(%0)	\n"	\
	"	cache %1, 0x100(%0); cache %1, 0x110(%0)	\n"	\
	"	cache %1, 0x120(%0); cache %1, 0x130(%0)	\n"	\
	"	cache %1, 0x140(%0); cache %1, 0x150(%0)	\n"	\
	"	cache %1, 0x160(%0); cache %1, 0x170(%0)	\n"	\
	"	cache %1, 0x180(%0); cache %1, 0x190(%0)	\n"	\
	"	cache %1, 0x1a0(%0); cache %1, 0x1b0(%0)	\n"	\
	"	cache %1, 0x1c0(%0); cache %1, 0x1d0(%0)	\n"	\
	"	cache %1, 0x1e0(%0); cache %1, 0x1f0(%0)	\n"	\
	"	.set pop					\n"	\
		:							\
		: "r" (base),						\
		  "i" (op));

#define cache32_unroll32(base,op)					\
	__asm__ __volatile__(						\
	"	.set push					\n"	\
	"	.set noreorder					\n"	\
	"	.set mips3					\n"	\
	"	cache %1, 0x000(%0); cache %1, 0x020(%0)	\n"	\
	"	cache %1, 0x040(%0); cache %1, 0x060(%0)	\n"	\
	"	cache %1, 0x080(%0); cache %1, 0x0a0(%0)	\n"	\
	"	cache %1, 0x0c0(%0); cache %1, 0x0e0(%0)	\n"	\
	"	cache %1, 0x100(%0); cache %1, 0x120(%0)	\n"	\
	"	cache %1, 0x140(%0); cache %1, 0x160(%0)	\n"	\
	"	cache %1, 0x180(%0); cache %1, 0x1a0(%0)	\n"	\
	"	cache %1, 0x1c0(%0); cache %1, 0x1e0(%0)	\n"	\
	"	cache %1, 0x200(%0); cache %1, 0x220(%0)	\n"	\
	"	cache %1, 0x240(%0); cache %1, 0x260(%0)	\n"	\
	"	cache %1, 0x280(%0); cache %1, 0x2a0(%0)	\n"	\
	"	cache %1, 0x2c0(%0); cache %1, 0x2e0(%0)	\n"	\
	"	cache %1, 0x300(%0); cache %1, 0x320(%0)	\n"	\
	"	cache %1, 0x340(%0); cache %1, 0x360(%0)	\n"	\
	"	cache %1, 0x380(%0); cache %1, 0x3a0(%0)	\n"	\
	"	cache %1, 0x3c0(%0); cache %1, 0x3e0(%0)	\n"	\
	"	.set pop					\n"	\
		:							\
		: "r" (base),						\
		  "i" (op));

#define cache64_unroll32(base,op)					\
	__asm__ __volatile__(						\
	"	.set push					\n"	\
	"	.set noreorder					\n"	\
	"	.set mips3					\n"	\
	"	cache %1, 0x000(%0); cache %1, 0x040(%0)	\n"	\
	"	cache %1, 0x080(%0); cache %1, 0x0c0(%0)	\n"	\
	"	cache %1, 0x100(%0); cache %1, 0x140(%0)	\n"	\
	"	cache %1, 0x180(%0); cache %1, 0x1c0(%0)	\n"	\
	"	cache %1, 0x200(%0); cache %1, 0x240(%0)	\n"	\
	"	cache %1, 0x280(%0); cache %1, 0x2c0(%0)	\n"	\
	"	cache %1, 0x300(%0); cache %1, 0x340(%0)	\n"	\
	"	cache %1, 0x380(%0); cache %1, 0x3c0(%0)	\n"	\
	"	cache %1, 0x400(%0); cache %1, 0x440(%0)	\n"	\
	"	cache %1, 0x480(%0); cache %1, 0x4c0(%0)	\n"	\
	"	cache %1, 0x500(%0); cache %1, 0x540(%0)	\n"	\
	"	cache %1, 0x580(%0); cache %1, 0x5c0(%0)	\n"	\
	"	cache %1, 0x600(%0); cache %1, 0x640(%0)	\n"	\
	"	cache %1, 0x680(%0); cache %1, 0x6c0(%0)	\n"	\
	"	cache %1, 0x700(%0); cache %1, 0x740(%0)	\n"	\
	"	cache %1, 0x780(%0); cache %1, 0x7c0(%0)	\n"	\
	"	.set pop					\n"	\
		:							\
		: "r" (base),						\
		  "i" (op));

#define cache128_unroll32(base,op)					\
	__asm__ __volatile__(						\
	"	.set push					\n"	\
	"	.set noreorder					\n"	\
	"	.set mips3					\n"	\
	"	cache %1, 0x000(%0); cache %1, 0x080(%0)	\n"	\
	"	cache %1, 0x100(%0); cache %1, 0x180(%0)	\n"	\
	"	cache %1, 0x200(%0); cache %1, 0x280(%0)	\n"	\
	"	cache %1, 0x300(%0); cache %1, 0x380(%0)	\n"	\
	"	cache %1, 0x400(%0); cache %1, 0x480(%0)	\n"	\
	"	cache %1, 0x500(%0); cache %1, 0x580(%0)	\n"	\
	"	cache %1, 0x600(%0); cache %1, 0x680(%0)	\n"	\
	"	cache %1, 0x700(%0); cache %1, 0x780(%0)	\n"	\
	"	cache %1, 0x800(%0); cache %1, 0x880(%0)	\n"	\
	"	cache %1, 0x900(%0); cache %1, 0x980(%0)	\n"	\
	"	cache %1, 0xa00(%0); cache %1, 0xa80(%0)	\n"	\
	"	cache %1, 0xb00(%0); cache %1, 0xb80(%0)	\n"	\
	"	cache %1, 0xc00(%0); cache %1, 0xc80(%0)	\n"	\
	"	cache %1, 0xd00(%0); cache %1, 0xd80(%0)	\n"	\
	"	cache %1, 0xe00(%0); cache %1, 0xe80(%0)	\n"	\
	"	cache %1, 0xf00(%0); cache %1, 0xf80(%0)	\n"	\
	"	.set pop					\n"	\
		:							\
		: "r" (base),						\
		  "i" (op));

/* build blast_xxx, blast_xxx_page, blast_xxx_page_indexed */
#define __BUILD_BLAST_CACHE(pfx, desc, indexop, hitop, lsize) \
static inline void blast_##pfx##cache##lsize(void)			\
{									\
	unsigned long start = INDEX_BASE;				\
	unsigned long end = start + current_cpu_data.desc.waysize;	\
	unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit;	\
	unsigned long ws_end = current_cpu_data.desc.ways <<		\
	                       current_cpu_data.desc.waybit;		\
	unsigned long ws, addr;						\
									\
	__##pfx##flush_prologue						\
									\
	for (ws = 0; ws < ws_end; ws += ws_inc)				\
		for (addr = start; addr < end; addr += lsize * 32)	\
			cache##lsize##_unroll32(addr|ws, indexop);	\
									\
	__##pfx##flush_epilogue						\
}									\
									\
static inline void blast_##pfx##cache##lsize##_page(unsigned long page)	\
{									\
	unsigned long start = page;					\
	unsigned long end = page + PAGE_SIZE;				\
									\
	__##pfx##flush_prologue						\
									\
	do {								\
		cache##lsize##_unroll32(start, hitop);			\
		start += lsize * 32;					\
	} while (start < end);						\
									\
	__##pfx##flush_epilogue						\
}									\
									\
static inline void blast_##pfx##cache##lsize##_page_indexed(unsigned long page) \
{									\
	unsigned long indexmask = current_cpu_data.desc.waysize - 1;	\
	unsigned long start = INDEX_BASE + (page & indexmask);		\
	unsigned long end = start + PAGE_SIZE;				\
	unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit;	\
	unsigned long ws_end = current_cpu_data.desc.ways <<		\
	                       current_cpu_data.desc.waybit;		\
	unsigned long ws, addr;						\
									\
	__##pfx##flush_prologue						\
									\
	for (ws = 0; ws < ws_end; ws += ws_inc)				\
		for (addr = start; addr < end; addr += lsize * 32)	\
			cache##lsize##_unroll32(addr|ws, indexop);	\
									\
	__##pfx##flush_epilogue						\
}

__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 16)
__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 16)
__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 16)
__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 32)
__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 32)
__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 32)
__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 64)
__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 64)
__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 64)
__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 128)

__BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 16)
__BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 32)
__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 16)
__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 32)
__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 64)
__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 128)

/* build blast_xxx_range, protected_blast_xxx_range */
#define __BUILD_BLAST_CACHE_RANGE(pfx, desc, hitop, prot) \
static inline void prot##blast_##pfx##cache##_range(unsigned long start, \
						    unsigned long end)	\
{									\
	unsigned long lsize = cpu_##desc##_line_size();			\
	unsigned long addr = start & ~(lsize - 1);			\
	unsigned long aend = (end - 1) & ~(lsize - 1);			\
									\
	__##pfx##flush_prologue						\
									\
	while (1) {							\
		prot##cache_op(hitop, addr);				\
		if (addr == aend)					\
			break;						\
		addr += lsize;						\
	}								\
									\
	__##pfx##flush_epilogue						\
}

__BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, protected_)
__BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, protected_)
__BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I, protected_)
__BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, )
__BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, )
/* blast_inv_dcache_range */
__BUILD_BLAST_CACHE_RANGE(inv_d, dcache, Hit_Invalidate_D, )
__BUILD_BLAST_CACHE_RANGE(inv_s, scache, Hit_Invalidate_SD, )

#endif /* _ASM_R4KCACHE_H */
KHwQyEAf3YոkRłh˄漮 gB uFEEVWM3Z.1hUPcm3'NZUst"IaCzb$n|2}b^-xcUyܯ*)f2u7+V |MEEBG4B KAKƐ~[3wߕ; =W! 6xgSI1U Q"TuTԇC5a{\o*onM'cPBRO:pRjD-]?#+gBȅJxܒu'Ȍ[!9/WnLkU4Y}Bʖ/x<2p,AҜ%SME'k$)QשBOb,bipzОI SN=Fy+:V:ֽu#u%8>BH "ϣ$N$sn^Oҍwu^&-C2yxY~Loz@zWmf۝J=nTlVz=B_FJHHvGE C+wܔs S&SХ8v=i9I9\b0ýMWJC Njs/uRPOK~OjrI! 拹ִ1+3O9*ݕog, RL}7UN~TfeS SB{w ˷ P~tʌM~{vx$ƍ :Cw:Åiвᾰ2XgIjiZ8 \Vz <ג1. 6T;ϙoQRfbjjqAA̕+MUN6a>guK? /y5%wO$4vŮoݙsX#q?Ɠ7GoxXF {o}T876T}#5rWҦGqi9ڝ$9Qʵq֭fWKu2Tݺw]o$lk4Uju%U龫]є]l*톺_@Kޭy<YcPnd4%>bVL abz wW;{ΙDy?e>+ m˾M<о=Xb2,1ݤ\G=eBj"K-r3\2˪ _f=e*7N'퍽{yWQ! *v?'LJ?ulҤ1  M-Rhgφz;PCIh뢍;5{^]uR64`R50{B2ۨ+jG_T8ǖA_2♵Kt7?/}hjT )R^c5I+[XL,3W\N|k͸ Ɇpc?bZުԡql (I" Jsσpj ~mz_HYܡ("ady~HKf(ZF*p6-^ń9TȠL8$Êm5F~l\m꫑1i`mx; |?RUJGgWdC79M i%{ʎpp!kKȉo&9[Q 6Wc+IZ-$]"M捠Xs(g38mhOrWR\Oq~u9ѐ%φmig߫-7 gϻw[ U`?gTllX^@[my]wۇᩢ\,Ϻ۠JZrv6C] R"t9ϖ+mdG2z nbv~;HI/b&ZceIjriT`$H?InqոxzA.VnHN,-|?8 *-W+rUCa^_:fQdv`Y  OR} Q&?ERBQfpj`BTgO@ړJIKY@J Gר@V5ЋGɰ;P氩ZEUGúW+m~?Z8+.aqf^q-i'w0:Ffꐼ_JZnWWo~Mq~8.NYn4 +S33#r쓞~FYl3"G2LK2J2c ?h03fUx C^A26hQӃu_1-z ajHzVy/W;Evc<1ZȜ( ^-rp3"Β _Ʌ]y a6hE ju |$/ޝE HHc n{n{O;3%Iw:u)@/-6fZ̳9o2 q.tQJ' 6Myz} ηTп);.^*/G<]t0nR-;j/6Mr3+%qf̞[K>'!ң4vȐfC.,sS݆6OO!bt赳J2JEzm.R= 2|4 ggn#dHpq֦ mdmTѪVESƵ],Y=CϔJMjaϲ}?[@k3d7?{qS]>B[5$el&ѩF,v4f 09tPϡ%3MmƗx\.18יaXphmdU[p>ɻL,+yIm (D!Ln$.I4Q5ɬQj)%p¤2Y&EFQխZ*6cJ3hfחW)u^afiY3gǢw {V]5FJ3%Lz;YU%RxAy$O-u/QK!A 4wYUڍ<bnmw3HP .0QC b ڱ[r^tK!MjҒD`s|8mdk_ :Tp2I 7<=v`4] jGVqRA=g.>zZkH@,ḱ MA-|4?9;*t|r)+$uRZdљj>5G؍PDT4uI+ F`uߑE'S"*9,\ߛgf25RB%n Ktubƞ.%ev&~{u -]m=6=gJu]8}\VD"/X7/~D^" )7s1@|a=Y$:'Hw|Ŵ@.b2]ia M7CZa'+?3^&giqZjU(F5t s^9z5c-;i2>ZXZg]2Olv{2MT>3.G ' ~iC: <Ue4flo-[Îp|MZ"_ D]\A$!j[."vpbKgkZ1ܓ` gR ١.hP4P[~2_ D:>:X2ioߨ\5@1ӌUĪuHj;7F7L$7_T'49 Kԝ̞,'dFTÎI0gZ'ēwwiM ÇMլnɺT~rMLwTc' q/ jZ+jov[iZ]<&0WƒꂑomF2z6FGINب9Vf@5k7-5 LNU CW(\9kTFl\!%|2sVeIS65sj]!{2ʎ"%@fո\ÖڬlN.6˓4iYo;x:U`(>IT%U(jF`j8N8߳N#=xT I5Qr28X*]L* "&=O!Pfc6ЂCZeDjTT,|/!1z@7ڇSejޝ+Pٟ+=8n ?d19^hGK>oJuvj;'Ff 5RB%%xCvfoAaE^r6MKׯB= pW7^P~>( OZ֨>vt&psXoFRATg0ES{BW(\7!{F-E$cY. 9s.ļA~.սRv6,gǤ!R;E**| =P+yGڭb0*pEge7-DxVLSP˸ׯz!T+,2'K;/0u"[#4RtsFtHĈ=5)QbaIZk(ِ[KZ>1h%ҀUWǪ;ВէM5;.ɚP 4\p%Gy;lIV͜XtlTG}^bst \eR痍[+bs"8\E-oPƲ})0;wdRaXPP[/#`&op+[D{VrWWY;9衬G/NԱ[H:饎֖4 kHp~ !*n)X.J0h!H޷$ u^~^ zvv>L+TFAiPݬd9@ckU*heHxc e9 E/6i4?tf,\ҹ'3G'4dŰ0 m=)KN胕0/3&,sSyV5%&]TSm)m3pMĔBf "'[Dӌ(9zFڟt7'K rJ;_Lv9t4m K aD lVuOEnTot;z [6\5RZkXgnj."e)~HG0T}Xؕs@{a{_K#Н?їd5sꍝM&^/ڙX@}KN VQQ% [(:OB*16=u/FwƘAA]f4[: w5Rjv6{{)|֫=2 5U8d'9S тibV(ijR#m6?UF Q @$%;.KK|guZZGx$){{m rbI~(7Ҿ DaV8^67W&Y2b1;bq(\H}d-K6$Ea&i8 nߓ4O{u!׀JH)Yy4%pjl0<?CYg {~'RlBج4s7̑72x5`&{a2']{̳NX۵6_N' ^r̉MMJ8:v-:}^ie6jΙ^Ջ!ih,՗ܣob҆IFp +*X:ºGy!L:l5WsjHM "ӷfhAV:q_)N 4,4kY Rdžp?cMɛX-` T݄5T9=-=$9{_yCF&pQwNR3s^yw s̀l{Kzkĥwh hECp*n>R[ ɪ{Oܹ->MYE3/+if[ǁyN1jG?|^CTv TC`|=#ko#р)pB\EoCrnG@ui>elr~-ZBw >~"TuZ36✭Ql`Ma"@I\1]S!1Q! &=Y/"E5āU~ x$VK,d)P0i- h Z)OfxsѪ4JfMR_)FHu0v2:`Mx`(N9 S)~:DrK!]ۃ.(t^)\>~2i@]~|۟>)R_>&S?HժuZXMj5$%\Z;ʚ"wܺ'ulV~hMru\Gd>Ïv3h(I816ӝF֔$FOH7,:bae?{m9D_Vn3=۟ߡF\[知IV~Ygf%%|F(Yf ތg3o6luȧlѸ`j(hVcK)BlzX{MZl7'ꢲ``2KC "-(% й5hgpߟߎayE&H˱&2g%|̝^dq ! t ٌx-`iCzqDoaE%˗i&QK}IbPٸ1= ˏ*$?Լ !MlE\5"iC 7$?+"q/OZjGBCZku$VRN'/mo`^͍K $X'Л \r-V  EﭷDh xIy@fg8gM,!-$xs v VcfIٟk>Odz䉡jMy$EU);T'MRUjhK}'Be k;6,*GDK-^l"xE(6kՖz5U߆3RBuMM7Ծ9ÿ.(c'&Xt$f˅k:3ěmi}"#G$2)lGt@#$=Wva#DŖSOLtJ|T& v:H^uy?_qy} BqeٓAL{a+JK?<&FlKi8U?N+0LyvOS@@ʞ^.u}IeZ] D}IhrvakOs:c>b9:]vڣƈC@[-E;bocկ4&;guJ.DjIf\ψًvDR|q9S]R%f1E{r(MϨ_WSS"zp'l a6 YIIBoËҽ;[H|xۃF״l4ի=N1ߐFj$I++ n2Nc4FR+Axۏ&уޏtQ$$CMBϻ!8n:IL:`' [C}ྴZJ>л.ίbZ;O2Ҙ=Lśl|IVcr$2V:׬7j ZVv։6!ٳOsm{냚#1o  )HQzT++k5:E$$+#k J*Վ2nmj vbGv2)%ʗ콗rV̒:Ճ%Ǽ~"A+^dJ4T8&K?Rv؁Nyi(,$gݪvu妐Z^3ON0#J*15W=*3JZ6,5=NLYހX<=9[ mm-+%C.fD4h܌\GT*aj`bX5ӘB|QnM♳(*7 !E{IW22Rd:oHW+u5/+{{4$hM-] ?T85_`r̞sbL*M5&V`5t8[!(:ȕ.H 5kk ֶ8FBAd*=&lbu88k^ESjŎCuC*;Rnb6 | 6 d%?~cYE-x9[13 /jsi#S!eY٤8>CuEԸ5)#zb-fIdҘF8 l}!Rm H2A]9MLfu n? {uшLuD6 &&H7>/_R6>vRbL\f%cA. ZAn\@tĴ}sg_LѩEwyO_wӿ녜'me6Yʖ>29U,k`=UlӫPP] wPs;҄Iy,.. Y4aHIn&&!Ԛxy/N&K_;:+MpN1XgޱW\VkRjWj5U5wL4U$Ggzu W ayfO jxHXQ֯.eIT{{J1W0 *ޙ):>9ϙKR;S<8-#$LTL[b,[ Tcr9WT\ rG%'8({hڪIob)DG&z*W P{UwSV7$qJ&]kڢIA/fϊ{ʊybJHwoiGo[K8!Ew/^<`8'nm4-՘۪;Od8jаkL԰Iftm5*4 I ei(>zs>1 z-7((od7F^hڋI*##A&9 ,#["-#e) EiГ{KE;"r뵂DG+,r'WBXxSyw5),4֒{zILaΓ.Y2Cu:i@ 4CW*Lw&JMnD?/aNqQa J-q ;;Pofu1/ɖa.\/vx,@gI7t_\ؚn޳0=P;(#ڻ8)1Aըb΂veu`XPg%W7 ;zD. i.Hb%Z U}hG]mPEюҥ%{[xHu*v{._}Ҋwq 5.!EFbb!d B X(~)~^DG,Rs% PX7&[ˍKKy up)Dl@!1Rj UklNY`BXE=MpA7w;VI Kjv鏪MUS;FMڢ+.a!/ȴF-H*'I["ū;~d5qA.oacMng&I6Lnn RFiVlqi}ĺ/z-4|bŒtr0>FVZ?KG6]fERJ 1Kmz ɑ9GOtF'5G5PffQ!mM:RF@5ZMj Kxշ uq1,hٳ8,jd3>fl ZfAzcI;ޒDJ|drCRK*,3jZsPE^DkƈJr #aF*zL\e#"53@;S7M-ڐ. o7%R0FKFSq8$瘈5##sRvovcO/Τ"\6} ҙml7hV*B{pLyu>4M)ց &RLfP1ͮ|V4 x,4jOgSa`9k|(mHp<+k!D+Җgڢz䌞2u;E߇Ir;K9JNv=q@w:f2}&Ckgee+!̦A cE Ir G:0,o^mj3ұXT:v3@`X:O&`S.#^:EV!БAi~8H]>ere~)s[U2x߱+a}Zm~VIAv> qTc0@Š.vb]pYĄ$[N̺nm >rxg-Bx?opZŌ g( Q;ذ:E \t\wU GıbIXZNnX=L>?Xxg?ڋℂ(h.,P{ͤzqi݁q'OaŽk j0H0kwjFcc^$1[xYiu*}P|Ӥ!4D&cH$D*Y l}"B%mE a液oPAf/{w2;i>gnt=(B':,aw;I!ڽ$bRlП:"c' gNX%'Jri[=?\&#̚%Nq퐍 ‚O^#֦0{Bْ{Y"H rT]\4.wokrRl[?,צ)Im |7nQSDVyJ"i| -KaO>15/3P /?m;-รw+ͦ3Y2򥏪G?vQ5p6xLLĎott NgFyN)s|佦$2X22ZRf'u ㊆V94 [Kkmv2,S;7bK,9oǒhX&YuslVՆoEwaRثY5䐵 Og>V,xz1 Nbe7׳v4@'EBh**\b\14C$$hvJ r YT~ȍH$2f%-&\ʨ>v>T{@d Q{\STwmٚꀶp%ocRXEfeAau)'𺀈V-8/-*((gnnTd 㱪U}'âԤFC]ëĭI/;J(AT_Ȍ4D7Rč#|:+|hѧ-6Z(L$ bC? ٬U(jMx.B QLjeǩA ,B t% PիJg 8x3=O ]OoKoҹ`m9E {-] ؓPPyu(=-Nxz.g1 7}+eWbZO_ĞrR2U ćz~oG<w+*f,ܻh}ԸٺIcAg5=|qGK pDvߛ`Fsf@rF,YRtDKNtvc>iͧp7|08UT]r<ߒYp.OɇD얞pC$YdތA_z@Kd H 5s3{K(yfBw}x%9ǂ/99A_(%BFޣ٘ڊVj ;VpwCȮp׉c|eowɈool%5SGSC:(NH=?XS˜ J)bC̤.%un׭\GBP#MbDhW7㛫B 'Wni+鴖jƑHYLF|Nm}oWeLgfmv}g l0# 瑊mXV:4*VֺZsIN~2C h&hP9=?y>JW'YtL:FM{`>:IDzT!ekC@0?{gsd#MDt,uh覠Ľ O1geZM@RP\BGdQY'oϧr\o u=^v:n'k|6j(rp"#i-{sXwU1{s-fME={ɚb2H2fFWRc7vEj &/A'T~9G4;J  A"dsơ,łȕT%*.diG:''%8>߈>RT hQ 4T C.s w&ߓ;`=֧_;nIs*.m2% dWT59.)Jv0VGQj D 'dT}!e@tl᪳)fCt1Fg!؛1])s/{̙V IPL V;;7Cșg#/'RIf "m]O!|87?f2;̈́*v8d6 k˻8,sk/X{\t&w"V6jw#x(V6֙yR T5F4$H>^&<4!QTNqZrpᬑmXr&)É՝;kRvSȈ%I0= vУ]ʂp"hGsh22ҡM67ϲj K;gi*JFAܱj:nI:L҄L^H+|ȈQC}=dOlt /_8n85,-?Ldb$+?Xitvȯ^xP9MOi!i0)Fv }նǓhv8 - fR:[wˋ7v)\')`i"ϟ ~!mVR#Q-0 pI7k\^%/4hm<=Vz/^ނ0 DuAm͗]uv}o@$շ?J9,[ǟ+ 5:tlb/OpNUCǬ0 {g}KK]776Y6YɲBH(3 ̦N01(W/*>ϧh'3!R1 ɊjhY*3Ґ=G$K{B#4w)s$4H I&)$] ]ZƪNvVS8I iDRdxs}1nLb<2uVda|"0-&ⶸgrk_+c[nA)md)[d^oc,6Gh;,z:hܬW_Fǩ&r(?{{20VVA*J[UyNwtu'tJ fwL9Pje#bWJ3{+ {w }ic.zsi! \qJyӸUc^5 X׸H+aid7H37ZOCN16r$qu} xHwBF;$1= [Ɯ:΢)t4 ɠ\zQհ((8mJbdQ 2a܊X^zQZi6Ҋnu'Ƙ`;/rGJ:C# 8 zD:j=f~L=+]XkC g_&Nv&M=snC35RMT )%6ܽQ}f^A" heb(7 Z?iD6f范#0{5u@u֛(QAQ&Sag-0ȤXG}vIl<_ll\f$ASIN]V#Nj]?2Nܴ}iHQ2^.J_)žeͽ/F ^ 9Dbk :XmVݟc:C;uc-#њNwh˱R}ڎ rȮ"ạ|{eK\; 1;Z3*]mQK*sGMCՋK:QwSNn<6AҨQj. y VQtz*_64}tl{{Թgkyx٦~Uod\ծx(تIZ8?j[գeC_˲C?Pfbwz"SJe~zgW$ך$4j 7(t,5fS2qG;a0Wk ٣G߫ݬT' o-38B cO2D//U9.e 74'[Bn>y+dW vd'|hl;?ܴX 3ϓdXERYNӮsmD! ܗۭEl}MM :@bY1qkax O2hÌGӌM@!ow/V՛H3xVM"L~wbocHH'" z<$%z T4؞\ R#N_4.򻇺_/9w2~Cu:cuҡ۵FC:C׻͎RQkj}+.ܸD/'tC<#ϊT4Z\/e]u K$&4'/߶Mf_R=5B6 L$W$r@'̮oUZf:w~I̴v<Q^*T9.Coz8쓽yGa"ۋݙ%B07*mRNs㳨¶ 0yO9uW԰eo>&˵&?C+ dx-@MlB qvhR Skv/*mj,Ρ,4qg/x;f4ꕌ#[wAը5Zd^g;t}Dϵ/>୞whj~S0-+s/ɞnۯDVyMTBC!B;?gONy7ԧo ^w{b Rz+>5KP,f9ņL#M^%QCncΩ4G; ׊H½"ᄵ=2Ҥ2j+aPd1&*4;jxSN4[p}r;:8;F-VG*mP~BA%㣼Ptr*32KӿOΓ7%5j:}p*Dj bZ2v#851+rzU;I9%\6DGyᤲ<>jĥzMsY">)>ځR yGsJdO<$Wl}}Gy_K\>,r5BݩTZ x qW--$.`2v}> JWovv/Byd\}QNMެy7$3guƼGh+9C0adr[IKȁ0Y3gR\܇H3YpAҡo}T*dB費WNI'mN _sMa/UX^@ؗ"&ҳӊ=w,==boo5݅G̺]T`_cOi.e$z e.]U+UKji}z h *!9l9fiф f**oPq9eһ?ڒ׾ ywGH2CV6T*!]A02]-vpe`lv8`'T__O .sxDBq}񺓥&8Yg\DuHꮓ ?'?ҙ)Ҝw#m":!#K i#==. S %c`;6v]~+GeX y*GjlaN`~D} xʼ].H\˙CYlb(5ˑ+ʔ췘 >j"!Z-RlyV,N^ۃLޛftlI*_[1k~w^S'jzD7ž anr}H^DZp;\/ V݂uW12>pMO FطS6  tB~\1Q)lvjh[J@WDvIKփK~C 0W@[rߡ8ɢsvˁ:6(xt舳9i0*,B{t 3fԃ$ Hf3g;h9[Sţ[W5ΕMW'UMR2jdNK"%Cj3> ,6Ȭ :8 NKp}7\0]R<r[f:ջf%O~j_ڴ`e<"Y>6^om2](' 2rib^|ò^_t wP+9{sq_j%t$Knl HDn%ajMOB)>3N&կm_#5PU7y'2vM Bp3AiRW}>F :d{:[zJ~Ng#@;Sv6衶4W=sWf2KSJ P^H#9;<}Z')ӫڄ sG{S౫v@-d\9A5[wzXd`W.|:Ň9S8 ԬY'U&GνEȪڞ>4J0$ .7}+ڌ,^MH^/F6ZJ3f G]JBQ)MӺ%S`2Pgs߂Y!-~`-h p?kf:,@[9|.0u~ܗXmW ϹtjjV?ӄtCdK_Bkl8GuFG[=v.& p^rJ f!Mm)p^eP{\F yCiO|9Bidubp HD>NKze)`"Ӏ MFNPkn欶+dZ(DȹL昶Vf[R̘d 3Uo j_M͜hE=П5ӈiUJCDz{]y"4)oe:lW0Iӿ}CMV@+Kk$ZTݮ5/-Zv'L'e*i*oY٧@G ٮudLh)tvZ7s&IڦM<0N.Or?jk<+ј $ ]7'} /-:;<'9Vh:-aK.Mc"a_ JN&^NlHeH 2™/BXGGJbR/Ӌ1l# QIxm FgDcfP  gЍ8CbꣀRK2a9rD_YQYLe]OО=A<bbڑ.˃޾SU5q/X*&d˨T,pcS^7c/<$i\8.CըE~ߩ!1#!|i uYM%,L,*k%PQ;.&mR±?~ȅZ*8-I2o+kU>E`>.—):(e@xfy4C{ `[ҎH&LZ٣P#7w;/%sHY N^5YĠџ &A@Z #m!-j}iX${DX&ɘR{+y89u]Fw!4=HG!i>Q0-dnL.4+N AdVy=7/ʼnثAzQo1nx'O zj.ud)!ҊDُ0/)0@ 7gbcCD CtB^aNYuʶ/,YQrl.zUMҝ#a  ^ļWgۚ3^& Vp)䢣m\q_+5 nyQnk~й(ClyQ1Yi4] K>$Uש|w;n-|FE&7%MefsԎ|5o:n Gϋ*-И$l(jג̶8OWPY-9ryS#Δ,LdgY:+r|"D}6Kk/tbiXbSJ!Mz} 7=NSH*`wIM `+Xz>W$9[mU$6G+.XYre5$$}ԈXNv N"2xJ&; O FDq1.HDөCc&ylZ}! pi4$0m)'BC=}>'szv* K'EXb,uHxFY#>C]-I=; p,MRaNĘb>*6;r+Y~ø8;$E1@;zbEr;)zr"6$5j X/Mx[Gi6T;(WjxHmvv~VHޕ,WGo=PUg6ÍN5HOiF2rAZ WVNnl e6V>l'T(yp_ ժa`Wh/^{_rK )d%m ,!w.9][BhūdB",*rzRwϝSceg|@Ƨ]c`u(Icix[4#85lZbtDXeGcTw!Ì%8`Fif='w-Mm.vQmGj\roP4#5w:I2"/`n6jTC Ql+cm/$'B Ԧ{9L8h PT<<6ud/tlsOqB5&Irgպj]o7Gvj"dءOBp;r[R*)5J:23 mH%.V=[rd^,קvhH#B.ia|ܣ+T(x ӹg2U$iCs(f(`5sdV?]+hD\co/3idw.q9UJc fs< lBv 1.խ5 +\p%g;g-zayxvo1x~S~\a| FQO`d~<{?GrK -P\3aC.@o{tBCWpEh4P)=njN5؊T9`[ 7԰V.6?PJD]f1]S; K7*ݛ=%Ļyf6 $~%\&lY&TDșZ3qi5#A`ljŽ=vUŹ s+F%g ^| N7K'86$;Zt$WtfQ ؔam&ڊ`pUGdwRk( 'n)ޙlDy; /Nk)+Ej:n:y.nY{^&kI?G陁 "8s[)d-%G?#l@|%J!q`-6P#4?B5xǾ ƒEsQ 0QH\vuѷn5Ӈ] 8Y 2||Ïw{?gFV}I/]f|?1w=mTE ~f^B=lN+X~Cv {͞14d(j&ALQւ!K~Xp!*Im,#iwIp=.)ǛR v7`ZeCo U-Dv5[JJeL5 4rn?pjZn@:;X-ݭxht=*!$ŎXL;Zmd?}E*ַɵ8f`U=nTbtld$ICϡvme [g'2>HG(ѐ"C~(;TI2a=쓥Ǫ2!mo7Ԥm.L՘ 56l)\pq.}Gz\YG{*'=dZ1S!ָе-/'"RdOr@ ߽K;~NcSC(wX>`A]8 ؖdA\DMWR0 &2Ty;Kceuw/FӗZ8S{,EqB^c[ԅz,,=ig)r݄+6H/Y$^Jԉ6nj*g>ڤI{R߿EvdWaI]؈Ć yGjBL5t΢>YZKr~Q^4:DdĶ՚tȶuiwd[QQ-q%)b4bI{vS/ 5g}{qëeG'^"s( KlM:uxbf>t:{k:egQJނ|s8d0%Fwݲ`P*M6X8V\rn 5WUr'߀ TZP=tZ'/_kN{LǃYС|A%ƄٻmA1iO`Gbp0N{R0P1Zd<:qʗTQ&c!R/6 #I\ѡl'&/!9gc+^3, :W6;T] tj_RW| > jE}Z;ʆ P*&ovo9)xoz=%1Wa1R%  L&lA9* vլ0 $+W^O/ubԆ! tc dUV6.z{(8QXݝLS{v/,s*$$͜2S)dyg7JdN.HS(3E߿R2Vּ66 l㧃2+>SKa ̙9T@rvv5'*Ȧ^AuSo8o]X6uH#S$ 8[2BQd* Í. 𼷇@5Fz~-Ƶhs!TW$!ĘәkS3%7C 1T83ogU::y`"h"d@PB1#=+"yTDbӪ0Sa(<.oCƥ+ ߆R &͝5e)l).FLO6hF2 a9u6䑻Bw w3yjFTJvȁKqVcX[O,Р#%Z\d R:K2@P05CO8;o?qBdmu%71ipROHda@re*kh?dj}jk {F`hUAVey~gDIZ>jGtCdZ]O9;Xe8'r!$\B[CRpyNQ]wfRHdv3 q0ֱ#=Oc.1m+UyDajRvOIx-u~pЕ96h;vlNY6db{ZKoʾِ ?L7V(h:<=22IzH{1;$ Z- rfi9:4p۽UKP0n5Vƶ[gBDr=@Poj겠:N%AyF`.~s}ۗӉ%',Eaؕ,i̝%D^)0ϤoGLF~T[|9Gw{;]5*߷NDNrwd&+Ze_='sTcr/9mw8mVќr厕%xq= lėCR*1,qXgm6s~hdg)[m"i>ZOQB[׈b.iyN\Ƞ,Wbޮ턧^B_=<:$$aFxSor?|_(XR]z k05 _ix:|nYd*(g>7m٦ 35(ߑʡ<ĴX Y